Skip to main content

learning_log

Learning Logs
·11 words·1 min
calas learning_log
This is where I will update my daily progress and activities.
Week 5
341 words·2 mins
calas learning_log
Week 5 Learning Log (June 16–20, 2025) # 1. Objectives # Library Documentation
Week 4
318 words·2 mins
calas learning_log
Week 4 Learning Log (June 9–13, 2025) # 1. Objectives # Literature Review & Blogging
Week 3
762 words·4 mins
calas learning_log
Week 3 Learning Log (June 2–6, 2025) # 1. Objectives # ALU Implementation & Testing Design a simple 4-bit ALU using Vivado IP Integrator arithmetic blocks (alu_bd.
Week 2
766 words·4 mins
calas learning_log
Week 2 Learning Log (May 26–30, 2025) # 1. Objectives # HDL Implementation & Simulation Implement and simulate the following combinational primitives: 4-bit Subtractor (subtractor4.
Week 1
762 words·4 mins
calas learning_log
Week 1 Learning Log (May 19–23, 2025) # 1. Objectives # FPGA Architecture & Tools Understand FPGA internal architecture: CLBs (LUTs, muxes, flip-flops), on-chip SRAM/Block RAM Install and configure Vivado/Vitis 2022.
Internship Timeline
470 words·3 mins
Motivation for the Internship: # I am passionate about forging a career in research and innovation within computer engineering. This internship offers a unique opportunity to translate my theoretical knowledge into hands-on expertise by designing and building a processor from the ground up.